Publication Type |
Journal Article |
School or College |
College of Engineering |
Department |
Computing, School of |
Creator |
Carter, Tony M. |
Other Author |
Smith, Kent F. |
Title |
Path-programmable logic |
Date |
1989 |
Description |
Path-Programmable Logic (PPL) is a structured IC design methodology under development at the University of Utah. PPL employs a sea-of-wires approach to design. In PPL, design is done entirely using cells for both functionality and interconnect. PPL cells may have modifiers that change either their connections or functionality. Wires in the PPL design plane are segmentable at any cell boundary. PPL is implemented as a set of cell libraries (NMOS, CMOS, and GaAs) and a suite of tools that permit the designer to create, modify, simulate and check PPL circuit designs and to generate mask data for them. PPL exhibits little or no area penalty with respect to full custom densities while permitting system design to be done more rapidly than with gate arrays or standard cells. PPL may be implemented as a sea-of-gates gate array to provide fast turnaround. |
Type |
Text |
Publisher |
University of Utah |
First Page |
1 |
Last Page |
9 |
Subject |
Path-Programmable Logic; PPL |
Subject LCSH |
Software architecture; Computer logic |
Language |
eng |
Bibliographic Citation |
Carter, T. M., & Smith, K. F. (1989). Path-programmable logic. 1-9. UUCS-89-016. |
Series |
University of Utah Computer Science Technical Report |
Relation is Part of |
ARPANET |
Rights Management |
©University of Utah |
Format Medium |
application/pdf |
Format Extent |
1,616,933 bytes |
Identifier |
ir-main,16174 |
ARK |
ark:/87278/s60g43sd |
Setname |
ir_uspace |
ID |
707340 |
Reference URL |
https://collections.lib.utah.edu/ark:/87278/s60g43sd |