Publication Type |
Journal Article |
School or College |
College of Engineering |
Department |
Electrical & Computer Engineering |
Creator |
Stevens, Kenneth |
Other Author |
Sur-Kolay, Susmita; Roncken, Marly; Chaudhuri, Parimal Pal; Roy, Rob |
Title |
Fsimac: a fault simulator for asynchronous sequential circuits |
Date |
2000 |
Description |
At very high frequencies, the major potential of asynchronous circuits is absence of clock skew and, through that, better exploitation of relative timing relations. This paper presents Fsimac, a gate-level fault simulator for stuck-at and gate-delay faults in asynchronous sequential circuits. Fsimac not only evaluates combinational logic and typical asynchronous gates such as Muller C-elements, but also complex domino gates, which are widely used in high-speed designs. Our algorithm for detecting feedback loops is designed so as to minimize the iterations for simulating the unfolded circuit. We use min-max timing analysis to compute the bounds on the signal delays. Stuck-at faults are detected by comparing logic values at the primary outputs against the corresponding values in the fault-free design. For delay faults, we additionally compare min-max time stamps for primary output signals. Fault coverage reported by Fsimac for pseudo-random tests generated by Cellular Automata show some very good results, but also indicate test holes for which more specific patterns are needed. We intend to deploy Fsimac for designing more effective CA-BIST. |
Type |
Text |
Publisher |
Institute of Electrical and Electronics Engineers (IEEE) |
First Page |
114 |
Last Page |
119 |
Language |
eng |
Bibliographic Citation |
Sur-Kolay, S., Roncken, M., Stevens, K., Chaudhuri, P. P., & Roy, R. (2000). Fsimac: a fault simulator for asynchronous sequential circuits. Proceedings of the 9th Asian Test Symposium (ATS2000), 114-9. Dec. |
Rights Management |
(c) 2000 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE. |
Format Medium |
application/pdf |
Format Extent |
537,522 bytes |
Identifier |
ir-main,15297 |
ARK |
ark:/87278/s6mk6x5n |
Setname |
ir_uspace |
ID |
703812 |
Reference URL |
https://collections.lib.utah.edu/ark:/87278/s6mk6x5n |