Publication Type |
Journal Article |
School or College |
College of Engineering |
Department |
Computing, School of |
Creator |
Khoche, Ajay |
Title |
An extended cell set of self-timed designs |
Date |
1993 |
Description |
The high level synthesis approach described in [1] uses hopCP[2] language for behavioral descriptions. The behavioral specifications are then translated into Hop Flow Graphs (HFGs). The actions in the graph are then refined such that refined actions can be directly mapped onto asynchronous circuit blocks. This report describes library of such blocks called action-blocks. The action blocks use two phase transition signalling protocol for control signals and bundled protocol for data signals. The blocks have been designed using ViewLogic Design tools. |
Type |
Text |
Publisher |
University of Utah |
First Page |
1 |
Last Page |
18 |
Subject |
Self-timed designs; hopCP; Hop Flow Graphs; Asynchronous circuit blocks; Action-blocks |
Subject LCSH |
Asynchronous circuits |
Language |
eng |
Bibliographic Citation |
Khoche, A. (1993). An extended cell set of self-timed designs. 1-18. UUCS-93-003. |
Series |
University of Utah Computer Science Technical Report |
Relation is Part of |
ARPANET |
Rights Management |
©University of Utah |
Format Medium |
application/pdf |
Format Extent |
6,483,355 bytes |
Identifier |
ir-main,16268 |
ARK |
ark:/87278/s6nz8s5v |
Setname |
ir_uspace |
ID |
706209 |
Reference URL |
https://collections.lib.utah.edu/ark:/87278/s6nz8s5v |