Publication Type |
pre-print |
School or College |
College of Engineering |
Department |
Electrical & Computer Engineering |
Creator |
Stevens, Kenneth |
Other Author |
Desai, Krishnaji; O'Leary, John |
Title |
Symbolic verification of timed asynchronous hardware protocols |
Date |
2013-01-01 |
Description |
Correct interaction of asynchronous protocols re- quires verification. Timed asynchronous protocols add another layer of complexity to the verification challenge. A methodology and automated tool flow have been developed for verifying systems of timed asynchronous circuits through compositional model checking of formal models with symbolic methods. The approach uses relative timing constraints to model timing in asynchronous hardware protocols - a novel mapping of timing into the verification flow. Relative timing constraints are enforced at the interface external to the protocol component. SAT based and BDD based methods are explored employing both interleaving and simultaneous compositions. We present our representation of relative timing constraints, its mapping to a formal model, and results obtained using NuSMV on several moderate sized asynchronous protocol examples. The results show that the capability of previous methods is enhanced to enable the hierarchical verification of substantially larger timed systems. |
Type |
Text |
Publisher |
Institute of Electrical and Electronics Engineers (IEEE) |
First Page |
147 |
Last Page |
152 |
Language |
eng |
Bibliographic Citation |
Desai, K., Stevens, K. S., & OLeary, J. (2013). Symbolic verification of timed asynchronous hardware protocols. Proceedings of IEEE Computer Society Annual Symposium on VLSI, ISVLSI, 6654650, 147-52. |
Rights Management |
(c) 2013 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE. |
Format Medium |
application/pdf |
Format Extent |
496,445 bytes |
Identifier |
uspace,18490 |
ARK |
ark:/87278/s6ng80ns |
Setname |
ir_uspace |
ID |
712054 |
Reference URL |
https://collections.lib.utah.edu/ark:/87278/s6ng80ns |