Publication Type |
technical report |
School or College |
College of Engineering |
Department |
Computing, School of |
Program |
Advanced Research Projects Agency |
Creator |
Gopalakrishnan, Ganesh |
Other Author |
Bunker, Annette |
Title |
Verifying a virtual component interface-based PCI bus wrapper using an LSC-based specification |
Date |
2002-01-22 |
Description |
Because of the high stakes involved in integrating externally developed intellectual property (IP) cores used in System on Chip (SOC) designs, methods and tool support for quick, easy, decisive standard compliance verification must be developed. Such methods and tools include formal standard specifications that are easy to read, formal definitions of standard compliance and automatic generation of model checking assertions which together imply compliance. We compare two efforts in verifying that the same register transfer level (RTL) code complies with the Virtual Sockets Interface Alliance?s (VSIA) Virtual Components Interface (VCI) Standard. We show that using Live Sequence Charts (LSCs) as a formal notation for protocol specification has potential to ease the verification effort required. |
Type |
Text |
Publisher |
University of Utah |
Subject |
System on Chip; SOC; Verification; PCI bus wrapper; LSC |
Language |
eng |
Bibliographic Citation |
Gopalakrishnan, Ganesh; Bunker, Annette (2002). Verifying a virtual component interface-based PCI bus wrapper using an LSC-based specification. UUCS-02-004 |
Series |
University of Utah Computer Science Technical Report |
Relation is Part of |
ARPANET |
Rights Management |
©University of Utah |
Format Medium |
application/pdf |
Format Extent |
142,927 bytes |
Source |
University of Utah School of Computing |
ARK |
ark:/87278/s6w95tb0 |
Setname |
ir_uspace |
ID |
702986 |
Reference URL |
https://collections.lib.utah.edu/ark:/87278/s6w95tb0 |