Analysis of avalanche's shared memory architecture

Update Item Information
Publication Type technical report
School or College College of Engineering
Department Computing, School of
Creator Carter, John B.
Other Author Kuramkote, Ravindra; Davis, Alan; Kuo, Chen-Chi; Stoller, Leigh; Swanson, Mark
Title Analysis of avalanche's shared memory architecture
Date 1997
Description In this paper, we describe the design of the Avalanche multiprocessor's shared memory subsystem, evaluate its performance, and discuss problems associated with using commodity workstations and network interconnects as the building blocks of a scalable shared memory multiprocessor. Compared to other scalable shared memory architectures, Avalanchehas a number of novel features including its support for the Simple COMA memory architecture and its support for multiple coherency protocols (migratory, delayed write update, and (soon) write invalidate). We describe the performance implications of Avalanche's architecture, the impact of various novel low-level design options, and describe a number of interesting phenomena we encountered while developing a scalable multiprocessor built on the HP PA-RISC platform.
Type Text
Publisher University of Utah
First Page 1
Last Page 17
Subject Avalanche multiprocessor; Shared memory
Language eng
Bibliographic Citation Kuramkote, R., Carter, J. B., Davis, A., Kuo, C.-C., Stoller, L. B. & Swanson, M. (1997). Analysis of avalanches shared memory architecture. 1-17. UUCS-97-008.
Series University of Utah Computer Science Technical Report
Relation is Part of ARPANET
Rights Management ©University of Utah
Format Medium application/pdf
Format Extent 5,551,544 bytes
Identifier ir-main,16239
ARK ark:/87278/s6t15n2z
Setname ir_uspace
ID 705379
Reference URL https://collections.lib.utah.edu/ark:/87278/s6t15n2z
Back to Search Results