Automatic rapid prototyping of semi-custom VLSI circuits using FPGAs

Update Item Information
Publication Type Journal Article
School or College College of Engineering
Department Computing, School of
Creator Smith, Kent F.
Other Author Yoo, Jae-tack; Brunvand, Erik
Title Automatic rapid prototyping of semi-custom VLSI circuits using FPGAs
Date 1994
Description We describe a technique for translating semi-custom VLSI circuits automatically, integrating two design environments, into field programmable gate arrays (FPGAs) for rapid and inexpensive prototyping. The VLSI circuits are designed using a cell-matrix based environment that produces chips with density comparable to full custom VLSI design. These circuits are translated automatically into FPGAs for testing and system development. A four-bit pipelined array multiplier is used as an example of this translation. The multiplier is implemented in CMOS in both synchronous and asynchronous pipelined versions, and translated into Actel FPGAs both automatically, and by hand for comparison. The six test chips were all found to be fully functional, and the translation efficiency in terms of chip speed and area is shown. This result demonstrates the potential of this approach to system development.
Type Text
Publisher University of Utah
First Page 1
Last Page 12
Subject Semi-custom; VLSI circuits
Subject LCSH Integrated circuits -- Very large scale integration; Rapid prototyping
Language eng
Bibliographic Citation Yoo, J.-t., Smith, K. F., & Brunvand, E. (1994). Automatic rapied prototyping of semi-custom VLSI circuits using FPGAs. 1-12. UUCS-94-022.
Series University of Utah Computer Science Technical Report
Relation is Part of ARPANET
Rights Management ©University of Utah
Format Medium application/pdf
Format Extent 5,483,342 bytes
Identifier ir-main,16180
ARK ark:/87278/s6ms49zt
Setname ir_uspace
ID 703576
Reference URL https://collections.lib.utah.edu/ark:/87278/s6ms49zt
Back to Search Results